On 18/12/2025 10:17, Krzysztof Kozlowski wrote:
On 12/12/2025 02:12, Jie Gan wrote:
On 12/11/2025 9:37 PM, Rob Herring wrote:
On Thu, Dec 11, 2025 at 02:10:44PM +0800, Jie Gan wrote:
Add an interrupt property to CTCU device. The interrupt will be triggered when the data size in the ETR buffer exceeds the threshold of the BYTECNTRVAL register. Programming a threshold in the BYTECNTRVAL register of CTCU device will enable the interrupt.
Acked-by: Krzysztof Kozlowski krzysztof.kozlowski@linaro.org Reviewed-by: Mike Leach mike.leach@linaro.org Signed-off-by: Jie Gan jie.gan@oss.qualcomm.com
.../devicetree/bindings/arm/qcom,coresight-ctcu.yaml | 17 +++++++++++++++++ 1 file changed, 17 insertions(+)
diff --git a/Documentation/devicetree/bindings/arm/qcom,coresight-ctcu.yaml b/Documentation/devicetree/bindings/arm/qcom,coresight-ctcu.yaml index c969c16c21ef..90f88cc6cd3e 100644 --- a/Documentation/devicetree/bindings/arm/qcom,coresight-ctcu.yaml +++ b/Documentation/devicetree/bindings/arm/qcom,coresight-ctcu.yaml @@ -39,6 +39,16 @@ properties: items: - const: apb
- interrupts:
- items:
- description: Byte cntr interrupt for the first etr device- description: Byte cntr interrupt for the second etr device
This is really vague. How do you define first vs second ? Probe order ? No way. This must be the "port" number to which the ETR is connected to the CTCU. IIUC, there is a config area for each ETR (e.g., trace id filter) connected to the CTCU. I was under the assumption that they are identified as "ports" (input ports). I don't really understand how this interrupt mapping works now. Please explain it clearly.
- interrupt-names:
- items:
- const: etrirq0- const: etrirq1Names are kind of pointless when it is just foo<index>.
Hi Rob,
I was naming them as etr0/etr1. Are these names acceptable?
Obviously irq is redundant, but how does etr0 solves the problem of calling it foo0?
I don't think you really read Rob's comment.
The interrupts are assigned exclusively to a specific ETR device.
But Suzuki is concerned that this might cause confusion because the ETR device is named randomly in the driver. Suzuki suggested using ‘port-0’ and ‘port-1’ and would also like to hear your feedback on these names.
There is no confusion here. Writing bindings luckily clarifies this what the indices in the array mean.
The point is there are "n" interrupts. Question is, could there be more devices(ETRs) connected to the CTCU than "n".
e.g., Lets CTCU can control upto 4 ETRs and on a particular system, the
TMC-ETR0 -> CTCU-Port0
TMC-ETR1 -> CTCU-Port2 TMC-ETR2 -> CTCU-Port3
Now, how many interrupts are described in the DT ? How do we map which interrupts correspond to the CTCU-Portn. (Finding the TMC-ETRx back from the port is possible, with the topology).
This is what I raised in the previous version. Again, happy to hear if there is a standard way to describe the interrupts.
Suzuki
Usually, the probe sequence follows the order of the addresses. In our specification, ‘ETR0’ is always probed before ‘ETR1’ because its address is lower.
How is this even relevant? You are answering to something completely different, so I don't think you really tried to understand review.
Best regards, Krzysztof