This is an automated email from the git hooks/post-receive script.
unknown user pushed a change to branch master in repository gcc.
from b14af304965 Machine_Mode: Extend machine_mode from 8 to 16 bits new ebce8ee8993 arm: Mve testsuite improvements new ae180f26109 arm: Fix vstrwq* backend + testsuite new f2dd012ae6c arm: Mve backend + testsuite fixes 2 new 8eedd1e1d6a arm: Stop vadcq, vsbcq intrinsics from overwriting the FPSC [...] new 64a38e2f7c8 arm: Fix overloading of MVE scalar constant parameters on vbicq new 10a0ee8a9c0 arm: Fix MVE header pointer overloads this time (and a bit [...] new 8c0c310a4f6 arm testsuite: Remove reduntant tests new 7587c2e3844 arm testsuite: XFAIL or relax registers in some tests [PR109697] new 340cd371d63 arm testsuite: Shifts and get_FPSCR ACLE optimisation fixes
The 9 revisions listed above as "new" are entirely new to this repository and will be described in separate emails. The revisions listed as "adds" were already present in the repository and have only been added to this reference.
Summary of changes: gcc/config/arm/arm_mve.h | 930 +++++++++++---------- gcc/config/arm/constraints.md | 20 +- gcc/config/arm/mve.md | 76 +- gcc/config/arm/predicates.md | 14 +- gcc/testsuite/gcc.target/arm/mve/intrinsics/asrl.c | 21 +- gcc/testsuite/gcc.target/arm/mve/intrinsics/lsll.c | 33 +- .../gcc.target/arm/mve/intrinsics/mve_fp_vaddq_n.c | 47 -- .../intrinsics/mve_intrinsic_type_overloads-fp.c | 55 +- .../intrinsics/mve_intrinsic_type_overloads-int.c | 74 +- .../gcc.target/arm/mve/intrinsics/mve_vaddq_m.c | 48 -- .../gcc.target/arm/mve/intrinsics/mve_vaddq_n.c | 31 - .../arm/mve/intrinsics/mve_vddupq_m_n_u16.c | 13 - .../arm/mve/intrinsics/mve_vddupq_m_n_u32.c | 13 - .../arm/mve/intrinsics/mve_vddupq_m_n_u8.c | 13 - .../arm/mve/intrinsics/mve_vddupq_n_u16.c | 13 - .../arm/mve/intrinsics/mve_vddupq_n_u32.c | 13 - .../arm/mve/intrinsics/mve_vddupq_n_u8.c | 13 - .../arm/mve/intrinsics/mve_vddupq_x_n_u16.c | 12 - .../arm/mve/intrinsics/mve_vddupq_x_n_u32.c | 12 - .../arm/mve/intrinsics/mve_vddupq_x_n_u8.c | 12 - .../arm/mve/intrinsics/mve_vdwdupq_x_n_u16.c | 13 - .../arm/mve/intrinsics/mve_vdwdupq_x_n_u32.c | 13 - .../arm/mve/intrinsics/mve_vdwdupq_x_n_u8.c | 13 - .../arm/mve/intrinsics/mve_vidupq_m_n_u16.c | 13 - .../arm/mve/intrinsics/mve_vidupq_m_n_u32.c | 12 - .../arm/mve/intrinsics/mve_vidupq_m_n_u8.c | 13 - .../arm/mve/intrinsics/mve_vidupq_n_u16.c | 13 - .../arm/mve/intrinsics/mve_vidupq_n_u32.c | 12 - .../arm/mve/intrinsics/mve_vidupq_n_u8.c | 13 - .../arm/mve/intrinsics/mve_vidupq_x_n_u16.c | 12 - .../arm/mve/intrinsics/mve_vidupq_x_n_u32.c | 12 - .../arm/mve/intrinsics/mve_vidupq_x_n_u8.c | 12 - .../arm/mve/intrinsics/mve_viwdupq_x_n_u16.c | 13 - .../arm/mve/intrinsics/mve_viwdupq_x_n_u32.c | 13 - .../arm/mve/intrinsics/mve_viwdupq_x_n_u8.c | 13 - .../mve/intrinsics/mve_vldrdq_gather_offset_s64.c | 12 - .../mve/intrinsics/mve_vldrdq_gather_offset_u64.c | 12 - .../intrinsics/mve_vldrdq_gather_offset_z_s64.c | 12 - .../intrinsics/mve_vldrdq_gather_offset_z_u64.c | 12 - .../mve_vldrdq_gather_shifted_offset_s64.c | 12 - .../mve_vldrdq_gather_shifted_offset_u64.c | 12 - .../mve_vldrdq_gather_shifted_offset_z_s64.c | 12 - .../mve_vldrdq_gather_shifted_offset_z_u64.c | 12 - .../mve/intrinsics/mve_vldrhq_gather_offset_f16.c | 12 - .../mve/intrinsics/mve_vldrhq_gather_offset_s16.c | 12 - .../mve/intrinsics/mve_vldrhq_gather_offset_s32.c | 12 - .../mve/intrinsics/mve_vldrhq_gather_offset_u16.c | 12 - .../mve/intrinsics/mve_vldrhq_gather_offset_u32.c | 13 - .../intrinsics/mve_vldrhq_gather_offset_z_f16.c | 12 - .../intrinsics/mve_vldrhq_gather_offset_z_s16.c | 12 - .../intrinsics/mve_vldrhq_gather_offset_z_s32.c | 12 - .../intrinsics/mve_vldrhq_gather_offset_z_u16.c | 13 - .../intrinsics/mve_vldrhq_gather_offset_z_u32.c | 13 - .../mve_vldrhq_gather_shifted_offset_f16.c | 12 - .../mve_vldrhq_gather_shifted_offset_s16.c | 13 - .../mve_vldrhq_gather_shifted_offset_s32.c | 13 - .../mve_vldrhq_gather_shifted_offset_u16.c | 13 - .../mve_vldrhq_gather_shifted_offset_u32.c | 13 - .../mve_vldrhq_gather_shifted_offset_z_f16.c | 13 - .../mve_vldrhq_gather_shifted_offset_z_s16.c | 13 - .../mve_vldrhq_gather_shifted_offset_z_s32.c | 12 - .../mve_vldrhq_gather_shifted_offset_z_u16.c | 12 - .../mve_vldrhq_gather_shifted_offset_z_u32.c | 12 - .../mve/intrinsics/mve_vldrwq_gather_offset_f32.c | 12 - .../mve/intrinsics/mve_vldrwq_gather_offset_s32.c | 13 - .../mve/intrinsics/mve_vldrwq_gather_offset_u32.c | 13 - .../intrinsics/mve_vldrwq_gather_offset_z_f32.c | 12 - .../intrinsics/mve_vldrwq_gather_offset_z_s32.c | 13 - .../intrinsics/mve_vldrwq_gather_offset_z_u32.c | 13 - .../mve_vldrwq_gather_shifted_offset_f32.c | 12 - .../mve_vldrwq_gather_shifted_offset_s32.c | 13 - .../mve_vldrwq_gather_shifted_offset_u32.c | 13 - .../mve_vldrwq_gather_shifted_offset_z_f32.c | 12 - .../mve_vldrwq_gather_shifted_offset_z_s32.c | 13 - .../mve_vldrwq_gather_shifted_offset_z_u32.c | 13 - .../intrinsics/mve_vstore_scatter_shifted_offset.c | 141 ---- .../mve_vstore_scatter_shifted_offset_p.c | 142 ---- .../gcc.target/arm/mve/intrinsics/sqrshr.c | 21 +- .../gcc.target/arm/mve/intrinsics/sqrshrl_sat48.c | 21 +- .../gcc.target/arm/mve/intrinsics/sqshl.c | 21 +- .../gcc.target/arm/mve/intrinsics/sqshll.c | 21 +- .../gcc.target/arm/mve/intrinsics/srshr.c | 21 +- .../gcc.target/arm/mve/intrinsics/srshrl.c | 21 +- .../gcc.target/arm/mve/intrinsics/uqrshl.c | 33 +- .../gcc.target/arm/mve/intrinsics/uqrshll_sat48.c | 33 +- .../gcc.target/arm/mve/intrinsics/uqshl.c | 21 +- .../gcc.target/arm/mve/intrinsics/uqshll.c | 21 +- .../gcc.target/arm/mve/intrinsics/urshr.c | 35 +- .../gcc.target/arm/mve/intrinsics/urshrl.c | 33 +- .../gcc.target/arm/mve/intrinsics/vadciq_m_s32.c | 46 +- .../gcc.target/arm/mve/intrinsics/vadciq_m_u32.c | 46 +- .../gcc.target/arm/mve/intrinsics/vadciq_s32.c | 36 +- .../gcc.target/arm/mve/intrinsics/vadciq_u32.c | 36 +- .../gcc.target/arm/mve/intrinsics/vadcq_m_s32.c | 58 +- .../gcc.target/arm/mve/intrinsics/vadcq_m_u32.c | 58 +- .../gcc.target/arm/mve/intrinsics/vadcq_s32.c | 48 +- .../gcc.target/arm/mve/intrinsics/vadcq_u32.c | 48 +- .../arm/mve/intrinsics/vaddq_m_n_f16-1.c | 12 - .../arm/mve/intrinsics/vaddq_m_n_f32-1.c | 12 - .../arm/mve/intrinsics/vaddq_x_n_f16-1.c | 12 - .../arm/mve/intrinsics/vaddq_x_n_f32-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vandq_f16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vandq_f32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vandq_m_f16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vandq_m_f32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vandq_m_s16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vandq_m_s32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vandq_m_s8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vandq_m_u16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vandq_m_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vandq_m_u8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vandq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vandq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vandq_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vandq_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vandq_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vandq_u8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vandq_x_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vandq_x_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vandq_x_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vandq_x_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vandq_x_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vandq_x_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vandq_x_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vandq_x_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vbicq_f16.c | 23 +- .../gcc.target/arm/mve/intrinsics/vbicq_f32.c | 23 +- .../gcc.target/arm/mve/intrinsics/vbicq_m_f16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbicq_m_f32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbicq_m_n_s16.c | 37 +- .../gcc.target/arm/mve/intrinsics/vbicq_m_n_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vbicq_m_n_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vbicq_m_n_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vbicq_m_s16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbicq_m_s32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbicq_m_s8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbicq_m_u16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbicq_m_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbicq_m_u8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbicq_n_s16.c | 23 +- .../gcc.target/arm/mve/intrinsics/vbicq_n_s32.c | 23 +- .../gcc.target/arm/mve/intrinsics/vbicq_n_u16.c | 23 +- .../gcc.target/arm/mve/intrinsics/vbicq_n_u32.c | 23 +- .../gcc.target/arm/mve/intrinsics/vbicq_s16.c | 23 +- .../gcc.target/arm/mve/intrinsics/vbicq_s32.c | 23 +- .../gcc.target/arm/mve/intrinsics/vbicq_s8.c | 23 +- .../gcc.target/arm/mve/intrinsics/vbicq_u16.c | 23 +- .../gcc.target/arm/mve/intrinsics/vbicq_u32.c | 23 +- .../gcc.target/arm/mve/intrinsics/vbicq_u8.c | 23 +- .../gcc.target/arm/mve/intrinsics/vbicq_x_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vbicq_x_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vbicq_x_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vbicq_x_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vbicq_x_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vbicq_x_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vbicq_x_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vbicq_x_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_m_n_f16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_m_n_f32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_m_n_s16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_m_n_s32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_m_n_s8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_m_n_u16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_m_n_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_m_n_u8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_n_f16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_n_f32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_n_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_n_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_n_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_n_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_n_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_n_u8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_x_n_f16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_x_n_f32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_x_n_s16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_x_n_s32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_x_n_s8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_x_n_u16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_x_n_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vbrsrq_x_n_u8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vcmpcsq_n_u16.c | 2 +- .../gcc.target/arm/mve/intrinsics/vcmpcsq_n_u32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vcmpcsq_n_u8.c | 2 +- .../arm/mve/intrinsics/vcmpeqq_m_n_f16-1.c | 12 - .../arm/mve/intrinsics/vcmpeqq_m_n_f32-1.c | 12 - .../arm/mve/intrinsics/vcmpeqq_n_f16-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vcmpeqq_n_f16.c | 2 +- .../arm/mve/intrinsics/vcmpeqq_n_f32-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vcmpeqq_n_f32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vcmpeqq_n_u16.c | 2 +- .../gcc.target/arm/mve/intrinsics/vcmpeqq_n_u32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vcmpeqq_n_u8.c | 2 +- .../arm/mve/intrinsics/vcmpgeq_m_n_f16-1.c | 12 - .../arm/mve/intrinsics/vcmpgeq_m_n_f32-1.c | 12 - .../arm/mve/intrinsics/vcmpgeq_n_f16-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vcmpgeq_n_f16.c | 2 +- .../arm/mve/intrinsics/vcmpgeq_n_f32-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vcmpgeq_n_f32.c | 2 +- .../arm/mve/intrinsics/vcmpgtq_m_n_f16-1.c | 12 - .../arm/mve/intrinsics/vcmpgtq_m_n_f32-1.c | 12 - .../arm/mve/intrinsics/vcmpgtq_n_f16-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vcmpgtq_n_f16.c | 4 +- .../arm/mve/intrinsics/vcmpgtq_n_f32-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vcmpgtq_n_f32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vcmphiq_n_u16.c | 2 +- .../gcc.target/arm/mve/intrinsics/vcmphiq_n_u32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vcmphiq_n_u8.c | 2 +- .../arm/mve/intrinsics/vcmpleq_m_n_f16-1.c | 12 - .../arm/mve/intrinsics/vcmpleq_m_n_f32-1.c | 12 - .../arm/mve/intrinsics/vcmpleq_n_f16-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vcmpleq_n_f16.c | 2 +- .../arm/mve/intrinsics/vcmpleq_n_f32-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vcmpleq_n_f32.c | 2 +- .../arm/mve/intrinsics/vcmpltq_m_n_f16-1.c | 12 - .../arm/mve/intrinsics/vcmpltq_m_n_f32-1.c | 12 - .../arm/mve/intrinsics/vcmpltq_n_f16-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vcmpltq_n_f16.c | 2 +- .../arm/mve/intrinsics/vcmpltq_n_f32-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vcmpltq_n_f32.c | 2 +- .../arm/mve/intrinsics/vcmpneq_m_n_f16-1.c | 12 - .../arm/mve/intrinsics/vcmpneq_m_n_f32-1.c | 12 - .../arm/mve/intrinsics/vcmpneq_n_f16-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vcmpneq_n_f16.c | 2 +- .../arm/mve/intrinsics/vcmpneq_n_f32-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vcmpneq_n_f32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vcmpneq_n_u16.c | 2 +- .../gcc.target/arm/mve/intrinsics/vcmpneq_n_u32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vcmpneq_n_u8.c | 2 +- .../gcc.target/arm/mve/intrinsics/vctp16q.c | 33 +- .../gcc.target/arm/mve/intrinsics/vctp16q_m.c | 42 +- .../gcc.target/arm/mve/intrinsics/vctp32q.c | 33 +- .../gcc.target/arm/mve/intrinsics/vctp32q_m.c | 42 +- .../gcc.target/arm/mve/intrinsics/vctp64q.c | 33 +- .../gcc.target/arm/mve/intrinsics/vctp64q_m.c | 42 +- .../gcc.target/arm/mve/intrinsics/vctp8q.c | 33 +- .../gcc.target/arm/mve/intrinsics/vctp8q_m.c | 42 +- .../arm/mve/intrinsics/vcvtaq_m_s16_f16.c | 33 +- .../arm/mve/intrinsics/vcvtaq_m_s32_f32.c | 33 +- .../arm/mve/intrinsics/vcvtaq_m_u16_f16.c | 33 +- .../arm/mve/intrinsics/vcvtaq_m_u32_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vcvtaq_s16_f16.c | 17 +- .../gcc.target/arm/mve/intrinsics/vcvtaq_s32_f32.c | 17 +- .../gcc.target/arm/mve/intrinsics/vcvtaq_u16_f16.c | 19 +- .../gcc.target/arm/mve/intrinsics/vcvtaq_u32_f32.c | 19 +- .../arm/mve/intrinsics/vcvtaq_x_s16_f16.c | 22 +- .../arm/mve/intrinsics/vcvtaq_x_s32_f32.c | 22 +- .../arm/mve/intrinsics/vcvtaq_x_u16_f16.c | 22 +- .../arm/mve/intrinsics/vcvtaq_x_u32_f32.c | 22 +- .../gcc.target/arm/mve/intrinsics/vcvtbq_f16_f32.c | 17 +- .../gcc.target/arm/mve/intrinsics/vcvtbq_f32_f16.c | 17 +- .../arm/mve/intrinsics/vcvtbq_m_f16_f32.c | 26 +- .../arm/mve/intrinsics/vcvtbq_m_f32_f16.c | 26 +- .../arm/mve/intrinsics/vcvtbq_x_f32_f16.c | 22 +- .../arm/mve/intrinsics/vcvtmq_m_s16_f16.c | 33 +- .../arm/mve/intrinsics/vcvtmq_m_s32_f32.c | 33 +- .../arm/mve/intrinsics/vcvtmq_m_u16_f16.c | 33 +- .../arm/mve/intrinsics/vcvtmq_m_u32_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vcvtmq_s16_f16.c | 17 +- .../gcc.target/arm/mve/intrinsics/vcvtmq_s32_f32.c | 17 +- .../gcc.target/arm/mve/intrinsics/vcvtmq_u16_f16.c | 19 +- .../gcc.target/arm/mve/intrinsics/vcvtmq_u32_f32.c | 19 +- .../arm/mve/intrinsics/vcvtmq_x_s16_f16.c | 22 +- .../arm/mve/intrinsics/vcvtmq_x_s32_f32.c | 22 +- .../arm/mve/intrinsics/vcvtmq_x_u16_f16.c | 22 +- .../arm/mve/intrinsics/vcvtmq_x_u32_f32.c | 22 +- .../arm/mve/intrinsics/vcvtnq_m_s16_f16.c | 33 +- .../arm/mve/intrinsics/vcvtnq_m_s32_f32.c | 33 +- .../arm/mve/intrinsics/vcvtnq_m_u16_f16.c | 33 +- .../arm/mve/intrinsics/vcvtnq_m_u32_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vcvtnq_s16_f16.c | 17 +- .../gcc.target/arm/mve/intrinsics/vcvtnq_s32_f32.c | 17 +- .../gcc.target/arm/mve/intrinsics/vcvtnq_u16_f16.c | 19 +- .../gcc.target/arm/mve/intrinsics/vcvtnq_u32_f32.c | 17 +- .../arm/mve/intrinsics/vcvtnq_x_s16_f16.c | 22 +- .../arm/mve/intrinsics/vcvtnq_x_s32_f32.c | 22 +- .../arm/mve/intrinsics/vcvtnq_x_u16_f16.c | 22 +- .../arm/mve/intrinsics/vcvtnq_x_u32_f32.c | 22 +- .../arm/mve/intrinsics/vcvtpq_m_s16_f16.c | 33 +- .../arm/mve/intrinsics/vcvtpq_m_s32_f32.c | 33 +- .../arm/mve/intrinsics/vcvtpq_m_u16_f16.c | 33 +- .../arm/mve/intrinsics/vcvtpq_m_u32_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vcvtpq_s16_f16.c | 17 +- .../gcc.target/arm/mve/intrinsics/vcvtpq_s32_f32.c | 17 +- .../gcc.target/arm/mve/intrinsics/vcvtpq_u16_f16.c | 19 +- .../gcc.target/arm/mve/intrinsics/vcvtpq_u32_f32.c | 19 +- .../arm/mve/intrinsics/vcvtpq_x_s16_f16.c | 22 +- .../arm/mve/intrinsics/vcvtpq_x_s32_f32.c | 22 +- .../arm/mve/intrinsics/vcvtpq_x_u16_f16.c | 22 +- .../arm/mve/intrinsics/vcvtpq_x_u32_f32.c | 22 +- .../gcc.target/arm/mve/intrinsics/vcvtq_f16_s16.c | 30 +- .../gcc.target/arm/mve/intrinsics/vcvtq_f16_u16.c | 30 +- .../gcc.target/arm/mve/intrinsics/vcvtq_f32_s32.c | 30 +- .../gcc.target/arm/mve/intrinsics/vcvtq_f32_u32.c | 30 +- .../arm/mve/intrinsics/vcvtq_m_f16_s16.c | 33 +- .../arm/mve/intrinsics/vcvtq_m_f16_u16.c | 33 +- .../arm/mve/intrinsics/vcvtq_m_f32_s32.c | 33 +- .../arm/mve/intrinsics/vcvtq_m_f32_u32.c | 33 +- .../arm/mve/intrinsics/vcvtq_m_n_f16_s16.c | 34 +- .../arm/mve/intrinsics/vcvtq_m_n_f16_u16.c | 34 +- .../arm/mve/intrinsics/vcvtq_m_n_f32_s32.c | 34 +- .../arm/mve/intrinsics/vcvtq_m_n_f32_u32.c | 38 +- .../arm/mve/intrinsics/vcvtq_m_n_s16_f16.c | 34 +- .../arm/mve/intrinsics/vcvtq_m_n_s32_f32.c | 34 +- .../arm/mve/intrinsics/vcvtq_m_n_u16_f16.c | 34 +- .../arm/mve/intrinsics/vcvtq_m_n_u32_f32.c | 34 +- .../arm/mve/intrinsics/vcvtq_m_s16_f16.c | 33 +- .../arm/mve/intrinsics/vcvtq_m_s32_f32.c | 33 +- .../arm/mve/intrinsics/vcvtq_m_u16_f16.c | 33 +- .../arm/mve/intrinsics/vcvtq_m_u32_f32.c | 33 +- .../arm/mve/intrinsics/vcvtq_n_f16_s16.c | 24 +- .../arm/mve/intrinsics/vcvtq_n_f16_u16.c | 24 +- .../arm/mve/intrinsics/vcvtq_n_f32_s32.c | 24 +- .../arm/mve/intrinsics/vcvtq_n_f32_u32.c | 24 +- .../arm/mve/intrinsics/vcvtq_n_s16_f16.c | 17 +- .../arm/mve/intrinsics/vcvtq_n_s32_f32.c | 17 +- .../arm/mve/intrinsics/vcvtq_n_u16_f16.c | 17 +- .../arm/mve/intrinsics/vcvtq_n_u32_f32.c | 17 +- .../gcc.target/arm/mve/intrinsics/vcvtq_s16_f16.c | 17 +- .../gcc.target/arm/mve/intrinsics/vcvtq_s32_f32.c | 17 +- .../gcc.target/arm/mve/intrinsics/vcvtq_u16_f16.c | 19 +- .../gcc.target/arm/mve/intrinsics/vcvtq_u32_f32.c | 19 +- .../arm/mve/intrinsics/vcvtq_x_f16_s16.c | 34 +- .../arm/mve/intrinsics/vcvtq_x_f16_u16.c | 34 +- .../arm/mve/intrinsics/vcvtq_x_f32_s32.c | 34 +- .../arm/mve/intrinsics/vcvtq_x_f32_u32.c | 34 +- .../arm/mve/intrinsics/vcvtq_x_n_f16_s16.c | 34 +- .../arm/mve/intrinsics/vcvtq_x_n_f16_u16.c | 34 +- .../arm/mve/intrinsics/vcvtq_x_n_f32_s32.c | 34 +- .../arm/mve/intrinsics/vcvtq_x_n_f32_u32.c | 38 +- .../arm/mve/intrinsics/vcvtq_x_n_s16_f16.c | 22 +- .../arm/mve/intrinsics/vcvtq_x_n_s32_f32.c | 22 +- .../arm/mve/intrinsics/vcvtq_x_n_u16_f16.c | 22 +- .../arm/mve/intrinsics/vcvtq_x_n_u32_f32.c | 22 +- .../arm/mve/intrinsics/vcvtq_x_s16_f16.c | 22 +- .../arm/mve/intrinsics/vcvtq_x_s32_f32.c | 22 +- .../arm/mve/intrinsics/vcvtq_x_u16_f16.c | 22 +- .../arm/mve/intrinsics/vcvtq_x_u32_f32.c | 22 +- .../gcc.target/arm/mve/intrinsics/vcvttq_f16_f32.c | 17 +- .../gcc.target/arm/mve/intrinsics/vcvttq_f32_f16.c | 17 +- .../arm/mve/intrinsics/vcvttq_m_f16_f32.c | 26 +- .../arm/mve/intrinsics/vcvttq_m_f32_f16.c | 26 +- .../arm/mve/intrinsics/vcvttq_x_f32_f16.c | 22 +- .../gcc.target/arm/mve/intrinsics/veorq_f16.c | 24 +- .../gcc.target/arm/mve/intrinsics/veorq_f32.c | 24 +- .../gcc.target/arm/mve/intrinsics/veorq_m_f16.c | 34 +- .../gcc.target/arm/mve/intrinsics/veorq_m_f32.c | 34 +- .../gcc.target/arm/mve/intrinsics/veorq_m_s16.c | 34 +- .../gcc.target/arm/mve/intrinsics/veorq_m_s32.c | 34 +- .../gcc.target/arm/mve/intrinsics/veorq_m_s8.c | 34 +- .../gcc.target/arm/mve/intrinsics/veorq_m_u16.c | 34 +- .../gcc.target/arm/mve/intrinsics/veorq_m_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/veorq_m_u8.c | 34 +- .../gcc.target/arm/mve/intrinsics/veorq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/veorq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/veorq_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/veorq_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/veorq_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/veorq_u8.c | 24 +- .../gcc.target/arm/mve/intrinsics/veorq_x_f16.c | 34 +- .../gcc.target/arm/mve/intrinsics/veorq_x_f32.c | 34 +- .../gcc.target/arm/mve/intrinsics/veorq_x_s16.c | 34 +- .../gcc.target/arm/mve/intrinsics/veorq_x_s32.c | 34 +- .../gcc.target/arm/mve/intrinsics/veorq_x_s8.c | 34 +- .../gcc.target/arm/mve/intrinsics/veorq_x_u16.c | 34 +- .../gcc.target/arm/mve/intrinsics/veorq_x_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/veorq_x_u8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vfmaq_f16.c | 32 +- .../gcc.target/arm/mve/intrinsics/vfmaq_f32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vfmaq_m_f16.c | 42 +- .../gcc.target/arm/mve/intrinsics/vfmaq_m_f32.c | 42 +- .../arm/mve/intrinsics/vfmaq_m_n_f16-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vfmaq_m_n_f16.c | 58 +- .../arm/mve/intrinsics/vfmaq_m_n_f32-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vfmaq_m_n_f32.c | 58 +- .../gcc.target/arm/mve/intrinsics/vfmaq_n_f16-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vfmaq_n_f16.c | 44 +- .../gcc.target/arm/mve/intrinsics/vfmaq_n_f32-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vfmaq_n_f32.c | 44 +- .../arm/mve/intrinsics/vfmasq_m_n_f16-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vfmasq_m_n_f16.c | 2 +- .../arm/mve/intrinsics/vfmasq_m_n_f32-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vfmasq_m_n_f32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vfmasq_n_f16-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vfmasq_n_f16.c | 44 +- .../gcc.target/arm/mve/intrinsics/vfmasq_n_f32-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vfmasq_n_f32.c | 44 +- .../gcc.target/arm/mve/intrinsics/vfmsq_f16.c | 32 +- .../gcc.target/arm/mve/intrinsics/vfmsq_f32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vfmsq_m_f16.c | 42 +- .../gcc.target/arm/mve/intrinsics/vfmsq_m_f32.c | 42 +- .../arm/mve/intrinsics/vhcaddq_rot270_m_s16.c | 34 +- .../arm/mve/intrinsics/vhcaddq_rot270_m_s32.c | 34 +- .../arm/mve/intrinsics/vhcaddq_rot270_m_s8.c | 34 +- .../arm/mve/intrinsics/vhcaddq_rot270_s16.c | 24 +- .../arm/mve/intrinsics/vhcaddq_rot270_s32.c | 24 +- .../arm/mve/intrinsics/vhcaddq_rot270_s8.c | 24 +- .../arm/mve/intrinsics/vhcaddq_rot270_x_s16.c | 33 +- .../arm/mve/intrinsics/vhcaddq_rot270_x_s32.c | 33 +- .../arm/mve/intrinsics/vhcaddq_rot270_x_s8.c | 33 +- .../arm/mve/intrinsics/vhcaddq_rot90_m_s16.c | 34 +- .../arm/mve/intrinsics/vhcaddq_rot90_m_s32.c | 34 +- .../arm/mve/intrinsics/vhcaddq_rot90_m_s8.c | 34 +- .../arm/mve/intrinsics/vhcaddq_rot90_s16.c | 24 +- .../arm/mve/intrinsics/vhcaddq_rot90_s32.c | 24 +- .../arm/mve/intrinsics/vhcaddq_rot90_s8.c | 24 +- .../arm/mve/intrinsics/vhcaddq_rot90_x_s16.c | 33 +- .../arm/mve/intrinsics/vhcaddq_rot90_x_s32.c | 33 +- .../arm/mve/intrinsics/vhcaddq_rot90_x_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vld1q_f16.c | 29 +- .../gcc.target/arm/mve/intrinsics/vld1q_f32.c | 29 +- .../gcc.target/arm/mve/intrinsics/vld1q_s16.c | 29 +- .../gcc.target/arm/mve/intrinsics/vld1q_s32.c | 29 +- .../gcc.target/arm/mve/intrinsics/vld1q_s8.c | 29 +- .../gcc.target/arm/mve/intrinsics/vld1q_u16.c | 29 +- .../gcc.target/arm/mve/intrinsics/vld1q_u32.c | 29 +- .../gcc.target/arm/mve/intrinsics/vld1q_u8.c | 29 +- .../gcc.target/arm/mve/intrinsics/vld1q_z_f16.c | 38 +- .../gcc.target/arm/mve/intrinsics/vld1q_z_f32.c | 38 +- .../gcc.target/arm/mve/intrinsics/vld1q_z_s16.c | 38 +- .../gcc.target/arm/mve/intrinsics/vld1q_z_s32.c | 38 +- .../gcc.target/arm/mve/intrinsics/vld1q_z_s8.c | 38 +- .../gcc.target/arm/mve/intrinsics/vld1q_z_u16.c | 38 +- .../gcc.target/arm/mve/intrinsics/vld1q_z_u32.c | 38 +- .../gcc.target/arm/mve/intrinsics/vld1q_z_u8.c | 38 +- .../gcc.target/arm/mve/intrinsics/vld4q_f16.c | 37 +- .../gcc.target/arm/mve/intrinsics/vld4q_f32.c | 37 +- .../gcc.target/arm/mve/intrinsics/vld4q_s16.c | 37 +- .../gcc.target/arm/mve/intrinsics/vld4q_s32.c | 37 +- .../gcc.target/arm/mve/intrinsics/vld4q_s8.c | 37 +- .../gcc.target/arm/mve/intrinsics/vld4q_u16.c | 37 +- .../gcc.target/arm/mve/intrinsics/vld4q_u32.c | 37 +- .../gcc.target/arm/mve/intrinsics/vld4q_u8.c | 37 +- .../arm/mve/intrinsics/vldrbq_gather_offset_s16.c | 28 +- .../arm/mve/intrinsics/vldrbq_gather_offset_s32.c | 28 +- .../arm/mve/intrinsics/vldrbq_gather_offset_s8.c | 28 +- .../arm/mve/intrinsics/vldrbq_gather_offset_u16.c | 28 +- .../arm/mve/intrinsics/vldrbq_gather_offset_u32.c | 28 +- .../arm/mve/intrinsics/vldrbq_gather_offset_u8.c | 28 +- .../mve/intrinsics/vldrbq_gather_offset_z_s16.c | 36 +- .../mve/intrinsics/vldrbq_gather_offset_z_s32.c | 36 +- .../arm/mve/intrinsics/vldrbq_gather_offset_z_s8.c | 36 +- .../mve/intrinsics/vldrbq_gather_offset_z_u16.c | 36 +- .../mve/intrinsics/vldrbq_gather_offset_z_u32.c | 36 +- .../arm/mve/intrinsics/vldrbq_gather_offset_z_u8.c | 36 +- .../gcc.target/arm/mve/intrinsics/vldrbq_s16.c | 19 +- .../gcc.target/arm/mve/intrinsics/vldrbq_s32.c | 19 +- .../gcc.target/arm/mve/intrinsics/vldrbq_s8.c | 20 +- .../gcc.target/arm/mve/intrinsics/vldrbq_u16.c | 19 +- .../gcc.target/arm/mve/intrinsics/vldrbq_u32.c | 19 +- .../gcc.target/arm/mve/intrinsics/vldrbq_u8.c | 20 +- .../gcc.target/arm/mve/intrinsics/vldrbq_z_s16.c | 23 +- .../gcc.target/arm/mve/intrinsics/vldrbq_z_s32.c | 23 +- .../gcc.target/arm/mve/intrinsics/vldrbq_z_s8.c | 25 +- .../gcc.target/arm/mve/intrinsics/vldrbq_z_u16.c | 23 +- .../gcc.target/arm/mve/intrinsics/vldrbq_z_u32.c | 23 +- .../gcc.target/arm/mve/intrinsics/vldrbq_z_u8.c | 25 +- .../arm/mve/intrinsics/vldrdq_gather_base_s64.c | 19 +- .../arm/mve/intrinsics/vldrdq_gather_base_u64.c | 19 +- .../arm/mve/intrinsics/vldrdq_gather_base_wb_s64.c | 24 +- .../arm/mve/intrinsics/vldrdq_gather_base_wb_u64.c | 24 +- .../mve/intrinsics/vldrdq_gather_base_wb_z_s64.c | 31 +- .../mve/intrinsics/vldrdq_gather_base_wb_z_u64.c | 31 +- .../arm/mve/intrinsics/vldrdq_gather_base_z_s64.c | 23 +- .../arm/mve/intrinsics/vldrdq_gather_base_z_u64.c | 23 +- .../arm/mve/intrinsics/vldrdq_gather_offset_s64.c | 28 +- .../arm/mve/intrinsics/vldrdq_gather_offset_u64.c | 28 +- .../mve/intrinsics/vldrdq_gather_offset_z_s64.c | 36 +- .../mve/intrinsics/vldrdq_gather_offset_z_u64.c | 36 +- .../intrinsics/vldrdq_gather_shifted_offset_s64.c | 28 +- .../intrinsics/vldrdq_gather_shifted_offset_u64.c | 28 +- .../vldrdq_gather_shifted_offset_z_s64.c | 36 +- .../vldrdq_gather_shifted_offset_z_u64.c | 36 +- .../gcc.target/arm/mve/intrinsics/vldrhq_f16.c | 20 +- .../arm/mve/intrinsics/vldrhq_gather_offset_f16.c | 28 +- .../arm/mve/intrinsics/vldrhq_gather_offset_s16.c | 28 +- .../arm/mve/intrinsics/vldrhq_gather_offset_s32.c | 28 +- .../arm/mve/intrinsics/vldrhq_gather_offset_u16.c | 28 +- .../arm/mve/intrinsics/vldrhq_gather_offset_u32.c | 28 +- .../mve/intrinsics/vldrhq_gather_offset_z_f16.c | 36 +- .../mve/intrinsics/vldrhq_gather_offset_z_s16.c | 36 +- .../mve/intrinsics/vldrhq_gather_offset_z_s32.c | 36 +- .../mve/intrinsics/vldrhq_gather_offset_z_u16.c | 36 +- .../mve/intrinsics/vldrhq_gather_offset_z_u32.c | 36 +- .../intrinsics/vldrhq_gather_shifted_offset_f16.c | 28 +- .../intrinsics/vldrhq_gather_shifted_offset_s16.c | 28 +- .../intrinsics/vldrhq_gather_shifted_offset_s32.c | 28 +- .../intrinsics/vldrhq_gather_shifted_offset_u16.c | 28 +- .../intrinsics/vldrhq_gather_shifted_offset_u32.c | 28 +- .../vldrhq_gather_shifted_offset_z_f16.c | 36 +- .../vldrhq_gather_shifted_offset_z_s16.c | 36 +- .../vldrhq_gather_shifted_offset_z_s32.c | 36 +- .../vldrhq_gather_shifted_offset_z_u16.c | 36 +- .../vldrhq_gather_shifted_offset_z_u32.c | 36 +- .../gcc.target/arm/mve/intrinsics/vldrhq_s16.c | 20 +- .../gcc.target/arm/mve/intrinsics/vldrhq_s32.c | 20 +- .../gcc.target/arm/mve/intrinsics/vldrhq_u16.c | 20 +- .../gcc.target/arm/mve/intrinsics/vldrhq_u32.c | 20 +- .../gcc.target/arm/mve/intrinsics/vldrhq_z_f16.c | 23 +- .../gcc.target/arm/mve/intrinsics/vldrhq_z_s16.c | 23 +- .../gcc.target/arm/mve/intrinsics/vldrhq_z_s32.c | 25 +- .../gcc.target/arm/mve/intrinsics/vldrhq_z_u16.c | 23 +- .../gcc.target/arm/mve/intrinsics/vldrhq_z_u32.c | 25 +- .../gcc.target/arm/mve/intrinsics/vldrwq_f32.c | 18 +- .../arm/mve/intrinsics/vldrwq_gather_base_f32.c | 19 +- .../arm/mve/intrinsics/vldrwq_gather_base_s32.c | 19 +- .../arm/mve/intrinsics/vldrwq_gather_base_u32.c | 19 +- .../arm/mve/intrinsics/vldrwq_gather_base_wb_f32.c | 22 +- .../arm/mve/intrinsics/vldrwq_gather_base_wb_s32.c | 22 +- .../arm/mve/intrinsics/vldrwq_gather_base_wb_u32.c | 22 +- .../mve/intrinsics/vldrwq_gather_base_wb_z_f32.c | 28 +- .../mve/intrinsics/vldrwq_gather_base_wb_z_s32.c | 28 +- .../mve/intrinsics/vldrwq_gather_base_wb_z_u32.c | 28 +- .../arm/mve/intrinsics/vldrwq_gather_base_z_f32.c | 23 +- .../arm/mve/intrinsics/vldrwq_gather_base_z_s32.c | 23 +- .../arm/mve/intrinsics/vldrwq_gather_base_z_u32.c | 23 +- .../arm/mve/intrinsics/vldrwq_gather_offset_f32.c | 28 +- .../arm/mve/intrinsics/vldrwq_gather_offset_s32.c | 28 +- .../arm/mve/intrinsics/vldrwq_gather_offset_u32.c | 28 +- .../mve/intrinsics/vldrwq_gather_offset_z_f32.c | 36 +- .../mve/intrinsics/vldrwq_gather_offset_z_s32.c | 36 +- .../mve/intrinsics/vldrwq_gather_offset_z_u32.c | 36 +- .../intrinsics/vldrwq_gather_shifted_offset_f32.c | 28 +- .../intrinsics/vldrwq_gather_shifted_offset_s32.c | 28 +- .../intrinsics/vldrwq_gather_shifted_offset_u32.c | 28 +- .../vldrwq_gather_shifted_offset_z_f32.c | 36 +- .../vldrwq_gather_shifted_offset_z_s32.c | 36 +- .../vldrwq_gather_shifted_offset_z_u32.c | 36 +- .../gcc.target/arm/mve/intrinsics/vldrwq_s32.c | 18 +- .../gcc.target/arm/mve/intrinsics/vldrwq_u32.c | 18 +- .../gcc.target/arm/mve/intrinsics/vldrwq_z_f32.c | 23 +- .../gcc.target/arm/mve/intrinsics/vldrwq_z_s32.c | 23 +- .../gcc.target/arm/mve/intrinsics/vldrwq_z_u32.c | 23 +- .../arm/mve/intrinsics/vmaxnmavq_f16-1.c | 12 - .../arm/mve/intrinsics/vmaxnmavq_f32-1.c | 12 - .../arm/mve/intrinsics/vmaxnmavq_p_f16-1.c | 12 - .../arm/mve/intrinsics/vmaxnmavq_p_f32-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vmaxnmvq_f16-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vmaxnmvq_f32-1.c | 12 - .../arm/mve/intrinsics/vmaxnmvq_p_f16-1.c | 12 - .../arm/mve/intrinsics/vmaxnmvq_p_f32-1.c | 12 - .../arm/mve/intrinsics/vminnmavq_f16-1.c | 12 - .../arm/mve/intrinsics/vminnmavq_f32-1.c | 12 - .../arm/mve/intrinsics/vminnmavq_p_f16-1.c | 12 - .../arm/mve/intrinsics/vminnmavq_p_f32-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vminnmvq_f16-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vminnmvq_f32-1.c | 12 - .../arm/mve/intrinsics/vminnmvq_p_f16-1.c | 12 - .../arm/mve/intrinsics/vminnmvq_p_f32-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vmladavq_p_s16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vmladavq_p_s32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vmladavq_p_s8.c | 40 +- .../gcc.target/arm/mve/intrinsics/vmladavq_p_u16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vmladavq_p_u32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vmladavq_p_u8.c | 40 +- .../gcc.target/arm/mve/intrinsics/vmladavq_s16.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmladavq_s32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmladavq_s8.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmladavq_u16.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmladavq_u32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmladavq_u8.c | 32 +- .../arm/mve/intrinsics/vmladavxq_p_s16.c | 40 +- .../arm/mve/intrinsics/vmladavxq_p_s32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vmladavxq_p_s8.c | 40 +- .../gcc.target/arm/mve/intrinsics/vmladavxq_s16.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmladavxq_s32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmladavxq_s8.c | 32 +- .../arm/mve/intrinsics/vmlaldavaq_p_s16.c | 40 +- .../arm/mve/intrinsics/vmlaldavaq_p_s32.c | 40 +- .../arm/mve/intrinsics/vmlaldavaq_p_u16.c | 56 +- .../arm/mve/intrinsics/vmlaldavaq_p_u32.c | 56 +- .../gcc.target/arm/mve/intrinsics/vmlaldavaq_s16.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmlaldavaq_s32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmlaldavaq_u16.c | 44 +- .../gcc.target/arm/mve/intrinsics/vmlaldavaq_u32.c | 44 +- .../arm/mve/intrinsics/vmlaldavaxq_p_s16.c | 2 +- .../arm/mve/intrinsics/vmlaldavaxq_p_s32.c | 2 +- .../arm/mve/intrinsics/vmlaldavaxq_s16.c | 2 +- .../arm/mve/intrinsics/vmlaldavaxq_s32.c | 2 +- .../arm/mve/intrinsics/vmlaldavq_p_s16.c | 40 +- .../arm/mve/intrinsics/vmlaldavq_p_s32.c | 40 +- .../arm/mve/intrinsics/vmlaldavq_p_u16.c | 40 +- .../arm/mve/intrinsics/vmlaldavq_p_u32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vmlaldavq_s16.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmlaldavq_s32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmlaldavq_u16.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmlaldavq_u32.c | 32 +- .../arm/mve/intrinsics/vmlaldavxq_p_s16.c | 40 +- .../arm/mve/intrinsics/vmlaldavxq_p_s32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vmlaldavxq_s16.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmlaldavxq_s32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmlaq_m_n_s16.c | 42 +- .../gcc.target/arm/mve/intrinsics/vmlaq_m_n_s32.c | 42 +- .../gcc.target/arm/mve/intrinsics/vmlaq_m_n_s8.c | 42 +- .../gcc.target/arm/mve/intrinsics/vmlaq_m_n_u16.c | 58 +- .../gcc.target/arm/mve/intrinsics/vmlaq_m_n_u32.c | 58 +- .../gcc.target/arm/mve/intrinsics/vmlaq_m_n_u8.c | 58 +- .../gcc.target/arm/mve/intrinsics/vmlaq_n_s16.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmlaq_n_s32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmlaq_n_s8.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmlaq_n_u16.c | 44 +- .../gcc.target/arm/mve/intrinsics/vmlaq_n_u32.c | 44 +- .../gcc.target/arm/mve/intrinsics/vmlaq_n_u8.c | 44 +- .../arm/mve/intrinsics/vmlsdavaq_p_s16.c | 33 +- .../arm/mve/intrinsics/vmlsdavaq_p_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmlsdavaq_p_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmlsdavaq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmlsdavaq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmlsdavaq_s8.c | 24 +- .../arm/mve/intrinsics/vmlsdavaxq_p_s16.c | 33 +- .../arm/mve/intrinsics/vmlsdavaxq_p_s32.c | 33 +- .../arm/mve/intrinsics/vmlsdavaxq_p_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmlsdavaxq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmlsdavaxq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmlsdavaxq_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmlsdavq_p_s16.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmlsdavq_p_s32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmlsdavq_p_s8.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmlsdavq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmlsdavq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmlsdavq_s8.c | 24 +- .../arm/mve/intrinsics/vmlsdavxq_p_s16.c | 32 +- .../arm/mve/intrinsics/vmlsdavxq_p_s32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmlsdavxq_p_s8.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmlsdavxq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmlsdavxq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmlsdavxq_s8.c | 24 +- .../arm/mve/intrinsics/vmlsldavaq_p_s16.c | 32 +- .../arm/mve/intrinsics/vmlsldavaq_p_s32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmlsldavaq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmlsldavaq_s32.c | 24 +- .../arm/mve/intrinsics/vmlsldavaxq_p_s16.c | 32 +- .../arm/mve/intrinsics/vmlsldavaxq_p_s32.c | 32 +- .../arm/mve/intrinsics/vmlsldavaxq_s16.c | 24 +- .../arm/mve/intrinsics/vmlsldavaxq_s32.c | 24 +- .../arm/mve/intrinsics/vmlsldavq_p_s16.c | 32 +- .../arm/mve/intrinsics/vmlsldavq_p_s32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmlsldavq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmlsldavq_s32.c | 24 +- .../arm/mve/intrinsics/vmlsldavxq_p_s16.c | 32 +- .../arm/mve/intrinsics/vmlsldavxq_p_s32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vmlsldavxq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmlsldavxq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmovlbq_m_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovlbq_m_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovlbq_m_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovlbq_m_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovlbq_s16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vmovlbq_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmovlbq_u16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vmovlbq_u8.c | 28 +- .../gcc.target/arm/mve/intrinsics/vmovlbq_x_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovlbq_x_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovlbq_x_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovlbq_x_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovltq_m_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovltq_m_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovltq_m_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovltq_m_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovltq_s16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vmovltq_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmovltq_u16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vmovltq_u8.c | 28 +- .../gcc.target/arm/mve/intrinsics/vmovltq_x_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovltq_x_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovltq_x_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovltq_x_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovnbq_m_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovnbq_m_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovnbq_m_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovnbq_m_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovnbq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmovnbq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmovnbq_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmovnbq_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmovntq_m_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovntq_m_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovntq_m_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovntq_m_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmovntq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmovntq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmovntq_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmovntq_u32.c | 24 +- .../arm/mve/intrinsics/vmulq_m_n_f16-1.c | 12 - .../arm/mve/intrinsics/vmulq_m_n_f32-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vmulq_n_f16-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vmulq_n_f32-1.c | 12 - .../arm/mve/intrinsics/vmulq_x_n_f16-1.c | 12 - .../arm/mve/intrinsics/vmulq_x_n_f32-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vmvnq_m_n_s16.c | 37 +- .../gcc.target/arm/mve/intrinsics/vmvnq_m_n_s32.c | 37 +- .../gcc.target/arm/mve/intrinsics/vmvnq_m_n_u16.c | 37 +- .../gcc.target/arm/mve/intrinsics/vmvnq_m_n_u32.c | 37 +- .../gcc.target/arm/mve/intrinsics/vmvnq_m_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmvnq_m_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmvnq_m_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmvnq_m_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmvnq_m_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmvnq_m_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vmvnq_n_s16.c | 17 +- .../gcc.target/arm/mve/intrinsics/vmvnq_n_s32.c | 19 +- .../gcc.target/arm/mve/intrinsics/vmvnq_n_u16.c | 19 +- .../gcc.target/arm/mve/intrinsics/vmvnq_n_u32.c | 19 +- .../gcc.target/arm/mve/intrinsics/vmvnq_s16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vmvnq_s32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vmvnq_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmvnq_u16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vmvnq_u32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vmvnq_u8.c | 28 +- .../gcc.target/arm/mve/intrinsics/vmvnq_x_n_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmvnq_x_n_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmvnq_x_n_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmvnq_x_n_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vmvnq_x_s16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vmvnq_x_s32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vmvnq_x_s8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vmvnq_x_u16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vmvnq_x_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vmvnq_x_u8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vornq_f16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vornq_f32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vornq_m_f16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vornq_m_f32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vornq_m_s16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vornq_m_s32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vornq_m_s8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vornq_m_u16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vornq_m_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vornq_m_u8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vornq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vornq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vornq_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vornq_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vornq_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vornq_u8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vornq_x_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vornq_x_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vornq_x_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vornq_x_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vornq_x_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vornq_x_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vornq_x_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vornq_x_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vorrq_f16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vorrq_f32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vorrq_m_f16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vorrq_m_f32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vorrq_m_n_s16.c | 37 +- .../gcc.target/arm/mve/intrinsics/vorrq_m_n_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vorrq_m_n_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vorrq_m_n_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vorrq_m_s16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vorrq_m_s32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vorrq_m_s8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vorrq_m_u16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vorrq_m_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vorrq_m_u8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vorrq_n_s16.c | 30 +- .../gcc.target/arm/mve/intrinsics/vorrq_n_s32.c | 30 +- .../gcc.target/arm/mve/intrinsics/vorrq_n_u16.c | 30 +- .../gcc.target/arm/mve/intrinsics/vorrq_n_u32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vorrq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vorrq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vorrq_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vorrq_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vorrq_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vorrq_u8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vorrq_x_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vorrq_x_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vorrq_x_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vorrq_x_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vorrq_x_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vorrq_x_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vorrq_x_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vorrq_x_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vpnot.c | 25 +- .../gcc.target/arm/mve/intrinsics/vpselq_f16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vpselq_f32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vpselq_s16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vpselq_s32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vpselq_s64.c | 28 +- .../gcc.target/arm/mve/intrinsics/vpselq_s8.c | 28 +- .../gcc.target/arm/mve/intrinsics/vpselq_u16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vpselq_u32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vpselq_u64.c | 28 +- .../gcc.target/arm/mve/intrinsics/vpselq_u8.c | 28 +- .../gcc.target/arm/mve/intrinsics/vqmovnbq_m_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqmovnbq_m_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqmovnbq_m_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqmovnbq_m_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqmovnbq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqmovnbq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqmovnbq_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqmovnbq_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqmovntq_m_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqmovntq_m_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqmovntq_m_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqmovntq_m_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqmovntq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqmovntq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqmovntq_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqmovntq_u32.c | 24 +- .../arm/mve/intrinsics/vqmovunbq_m_s16.c | 33 +- .../arm/mve/intrinsics/vqmovunbq_m_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqmovunbq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqmovunbq_s32.c | 24 +- .../arm/mve/intrinsics/vqmovuntq_m_s16.c | 33 +- .../arm/mve/intrinsics/vqmovuntq_m_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqmovuntq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqmovuntq_s32.c | 24 +- .../arm/mve/intrinsics/vqrdmladhq_m_s16.c | 2 +- .../arm/mve/intrinsics/vqrdmladhq_m_s32.c | 2 +- .../arm/mve/intrinsics/vqrdmladhq_m_s8.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqrdmladhq_s16.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqrdmladhq_s32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqrdmladhq_s8.c | 2 +- .../arm/mve/intrinsics/vqrdmladhxq_m_s16.c | 2 +- .../arm/mve/intrinsics/vqrdmladhxq_m_s32.c | 2 +- .../arm/mve/intrinsics/vqrdmladhxq_m_s8.c | 2 +- .../arm/mve/intrinsics/vqrdmladhxq_s16.c | 2 +- .../arm/mve/intrinsics/vqrdmladhxq_s32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqrdmladhxq_s8.c | 2 +- .../arm/mve/intrinsics/vqrdmlahq_m_n_s16.c | 2 +- .../arm/mve/intrinsics/vqrdmlahq_m_n_s32.c | 2 +- .../arm/mve/intrinsics/vqrdmlahq_m_n_s8.c | 2 +- .../arm/mve/intrinsics/vqrdmlahq_n_s16.c | 2 +- .../arm/mve/intrinsics/vqrdmlahq_n_s32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqrdmlahq_n_s8.c | 2 +- .../arm/mve/intrinsics/vqrdmlashq_m_n_s16.c | 2 +- .../arm/mve/intrinsics/vqrdmlashq_m_n_s32.c | 2 +- .../arm/mve/intrinsics/vqrdmlashq_m_n_s8.c | 2 +- .../arm/mve/intrinsics/vqrdmlashq_n_s16.c | 2 +- .../arm/mve/intrinsics/vqrdmlashq_n_s32.c | 2 +- .../arm/mve/intrinsics/vqrdmlashq_n_s8.c | 2 +- .../arm/mve/intrinsics/vqrdmlsdhq_m_s16.c | 2 +- .../arm/mve/intrinsics/vqrdmlsdhq_m_s32.c | 2 +- .../arm/mve/intrinsics/vqrdmlsdhq_m_s8.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqrdmlsdhq_s16.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqrdmlsdhq_s32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqrdmlsdhq_s8.c | 2 +- .../arm/mve/intrinsics/vqrdmlsdhxq_m_s16.c | 2 +- .../arm/mve/intrinsics/vqrdmlsdhxq_m_s32.c | 2 +- .../arm/mve/intrinsics/vqrdmlsdhxq_m_s8.c | 2 +- .../arm/mve/intrinsics/vqrdmlsdhxq_s16.c | 2 +- .../arm/mve/intrinsics/vqrdmlsdhxq_s32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqrdmlsdhxq_s8.c | 2 +- .../arm/mve/intrinsics/vqrdmulhq_m_n_s16.c | 2 +- .../arm/mve/intrinsics/vqrdmulhq_m_n_s32.c | 2 +- .../arm/mve/intrinsics/vqrdmulhq_m_n_s8.c | 2 +- .../arm/mve/intrinsics/vqrdmulhq_m_s16.c | 2 +- .../arm/mve/intrinsics/vqrdmulhq_m_s32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqrdmulhq_m_s8.c | 2 +- .../arm/mve/intrinsics/vqrdmulhq_n_s16.c | 2 +- .../arm/mve/intrinsics/vqrdmulhq_n_s32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqrdmulhq_n_s8.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqrdmulhq_s16.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqrdmulhq_s32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqrdmulhq_s8.c | 2 +- .../arm/mve/intrinsics/vqrshlq_m_n_s16.c | 33 +- .../arm/mve/intrinsics/vqrshlq_m_n_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_m_n_s8.c | 33 +- .../arm/mve/intrinsics/vqrshlq_m_n_u16.c | 33 +- .../arm/mve/intrinsics/vqrshlq_m_n_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_m_n_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_m_s16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_m_s32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_m_s8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_m_u16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_m_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_m_u8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_n_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_n_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_n_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_n_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_n_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_n_u8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqrshlq_u8.c | 24 +- .../arm/mve/intrinsics/vqrshrnbq_m_n_s16.c | 34 +- .../arm/mve/intrinsics/vqrshrnbq_m_n_s32.c | 34 +- .../arm/mve/intrinsics/vqrshrnbq_m_n_u16.c | 34 +- .../arm/mve/intrinsics/vqrshrnbq_m_n_u32.c | 34 +- .../arm/mve/intrinsics/vqrshrnbq_n_s16.c | 24 +- .../arm/mve/intrinsics/vqrshrnbq_n_s32.c | 24 +- .../arm/mve/intrinsics/vqrshrnbq_n_u16.c | 24 +- .../arm/mve/intrinsics/vqrshrnbq_n_u32.c | 24 +- .../arm/mve/intrinsics/vqrshrntq_m_n_s16.c | 34 +- .../arm/mve/intrinsics/vqrshrntq_m_n_s32.c | 34 +- .../arm/mve/intrinsics/vqrshrntq_m_n_u16.c | 34 +- .../arm/mve/intrinsics/vqrshrntq_m_n_u32.c | 34 +- .../arm/mve/intrinsics/vqrshrntq_n_s16.c | 24 +- .../arm/mve/intrinsics/vqrshrntq_n_s32.c | 24 +- .../arm/mve/intrinsics/vqrshrntq_n_u16.c | 24 +- .../arm/mve/intrinsics/vqrshrntq_n_u32.c | 24 +- .../arm/mve/intrinsics/vqrshrunbq_m_n_s16.c | 34 +- .../arm/mve/intrinsics/vqrshrunbq_m_n_s32.c | 34 +- .../arm/mve/intrinsics/vqrshrunbq_n_s16.c | 24 +- .../arm/mve/intrinsics/vqrshrunbq_n_s32.c | 24 +- .../arm/mve/intrinsics/vqrshruntq_m_n_s16.c | 34 +- .../arm/mve/intrinsics/vqrshruntq_m_n_s32.c | 34 +- .../arm/mve/intrinsics/vqrshruntq_n_s16.c | 24 +- .../arm/mve/intrinsics/vqrshruntq_n_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshlq_m_n_s16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqshlq_m_n_s32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqshlq_m_n_s8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqshlq_m_n_u16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqshlq_m_n_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqshlq_m_n_u8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqshlq_m_r_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqshlq_m_r_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqshlq_m_r_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqshlq_m_r_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqshlq_m_r_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqshlq_m_r_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vqshlq_m_s16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqshlq_m_s32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqshlq_m_s8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqshlq_m_u16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqshlq_m_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqshlq_m_u8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqshlq_n_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshlq_n_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshlq_n_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshlq_n_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshlq_n_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshlq_n_u8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshlq_r_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshlq_r_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshlq_r_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshlq_r_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshlq_r_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshlq_r_u8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshlq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshlq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshlq_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshlq_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshlq_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshlq_u8.c | 24 +- .../arm/mve/intrinsics/vqshluq_m_n_s16.c | 37 +- .../arm/mve/intrinsics/vqshluq_m_n_s32.c | 37 +- .../gcc.target/arm/mve/intrinsics/vqshluq_m_n_s8.c | 37 +- .../gcc.target/arm/mve/intrinsics/vqshluq_n_s16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vqshluq_n_s32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vqshluq_n_s8.c | 28 +- .../arm/mve/intrinsics/vqshrnbq_m_n_s16.c | 38 +- .../arm/mve/intrinsics/vqshrnbq_m_n_s32.c | 38 +- .../arm/mve/intrinsics/vqshrnbq_m_n_u16.c | 34 +- .../arm/mve/intrinsics/vqshrnbq_m_n_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqshrnbq_n_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshrnbq_n_s32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vqshrnbq_n_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshrnbq_n_u32.c | 28 +- .../arm/mve/intrinsics/vqshrntq_m_n_s16.c | 34 +- .../arm/mve/intrinsics/vqshrntq_m_n_s32.c | 34 +- .../arm/mve/intrinsics/vqshrntq_m_n_u16.c | 34 +- .../arm/mve/intrinsics/vqshrntq_m_n_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vqshrntq_n_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshrntq_n_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshrntq_n_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqshrntq_n_u32.c | 24 +- .../arm/mve/intrinsics/vqshrunbq_m_n_s16.c | 34 +- .../arm/mve/intrinsics/vqshrunbq_m_n_s32.c | 34 +- .../arm/mve/intrinsics/vqshrunbq_n_s16.c | 24 +- .../arm/mve/intrinsics/vqshrunbq_n_s32.c | 24 +- .../arm/mve/intrinsics/vqshruntq_m_n_s16.c | 34 +- .../arm/mve/intrinsics/vqshruntq_m_n_s32.c | 34 +- .../arm/mve/intrinsics/vqshruntq_n_s16.c | 24 +- .../arm/mve/intrinsics/vqshruntq_n_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vqsubq_m_n_s16.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_m_n_s32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_m_n_s8.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_m_n_u16.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_m_n_u32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_m_n_u8.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_m_s16.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_m_s32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_m_s8.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_m_u16.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_m_u32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_m_u8.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_n_s16.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_n_s32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_n_s8.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_n_u16.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_n_u32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_n_u8.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_s16.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_s32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_s8.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_u16.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_u32.c | 2 +- .../gcc.target/arm/mve/intrinsics/vqsubq_u8.c | 2 +- .../gcc.target/arm/mve/intrinsics/vrev16q_m_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev16q_m_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev16q_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrev16q_u8.c | 28 +- .../gcc.target/arm/mve/intrinsics/vrev16q_x_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev16q_x_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev32q_f16.c | 30 +- .../gcc.target/arm/mve/intrinsics/vrev32q_m_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev32q_m_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev32q_m_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev32q_m_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev32q_m_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev32q_s16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vrev32q_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrev32q_u16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vrev32q_u8.c | 28 +- .../gcc.target/arm/mve/intrinsics/vrev32q_x_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev32q_x_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev32q_x_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev32q_x_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev32q_x_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev64q_f16.c | 30 +- .../gcc.target/arm/mve/intrinsics/vrev64q_f32.c | 30 +- .../gcc.target/arm/mve/intrinsics/vrev64q_m_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev64q_m_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev64q_m_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev64q_m_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev64q_m_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev64q_m_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev64q_m_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev64q_m_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev64q_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrev64q_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrev64q_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrev64q_u16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vrev64q_u32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vrev64q_u8.c | 28 +- .../gcc.target/arm/mve/intrinsics/vrev64q_x_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev64q_x_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev64q_x_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev64q_x_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev64q_x_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev64q_x_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev64q_x_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrev64q_x_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrhaddq_m_s16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vrhaddq_m_s32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vrhaddq_m_s8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vrhaddq_m_u16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vrhaddq_m_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vrhaddq_m_u8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vrhaddq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrhaddq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrhaddq_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrhaddq_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrhaddq_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrhaddq_u8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrhaddq_x_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrhaddq_x_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrhaddq_x_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrhaddq_x_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrhaddq_x_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrhaddq_x_u8.c | 33 +- .../arm/mve/intrinsics/vrmlaldavhaq_p_s32.c | 2 +- .../arm/mve/intrinsics/vrmlaldavhaq_p_u32.c | 2 +- .../arm/mve/intrinsics/vrmlaldavhaq_s32.c | 2 +- .../arm/mve/intrinsics/vrmlaldavhaq_u32.c | 2 +- .../arm/mve/intrinsics/vrmlaldavhaxq_p_s32.c | 32 +- .../arm/mve/intrinsics/vrmlaldavhaxq_s32.c | 24 +- .../arm/mve/intrinsics/vrmlaldavhq_p_s32.c | 32 +- .../arm/mve/intrinsics/vrmlaldavhq_p_u32.c | 32 +- .../arm/mve/intrinsics/vrmlaldavhq_s32.c | 24 +- .../arm/mve/intrinsics/vrmlaldavhq_u32.c | 24 +- .../arm/mve/intrinsics/vrmlaldavhxq_p_s32.c | 32 +- .../arm/mve/intrinsics/vrmlaldavhxq_s32.c | 24 +- .../arm/mve/intrinsics/vrmlsldavhaq_p_s32.c | 32 +- .../arm/mve/intrinsics/vrmlsldavhaq_s32.c | 24 +- .../arm/mve/intrinsics/vrmlsldavhaxq_p_s32.c | 32 +- .../arm/mve/intrinsics/vrmlsldavhaxq_s32.c | 24 +- .../arm/mve/intrinsics/vrmlsldavhq_p_s32.c | 32 +- .../arm/mve/intrinsics/vrmlsldavhq_s32.c | 24 +- .../arm/mve/intrinsics/vrmlsldavhxq_p_s32.c | 32 +- .../arm/mve/intrinsics/vrmlsldavhxq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrmulhq_m_s16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vrmulhq_m_s32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vrmulhq_m_s8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vrmulhq_m_u16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vrmulhq_m_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vrmulhq_m_u8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vrmulhq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrmulhq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrmulhq_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrmulhq_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrmulhq_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrmulhq_u8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrmulhq_x_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrmulhq_x_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrmulhq_x_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrmulhq_x_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrmulhq_x_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrmulhq_x_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndaq_f16.c | 30 +- .../gcc.target/arm/mve/intrinsics/vrndaq_f32.c | 30 +- .../gcc.target/arm/mve/intrinsics/vrndaq_m_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndaq_m_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndaq_x_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndaq_x_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndmq_f16.c | 30 +- .../gcc.target/arm/mve/intrinsics/vrndmq_f32.c | 30 +- .../gcc.target/arm/mve/intrinsics/vrndmq_m_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndmq_m_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndmq_x_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndmq_x_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndnq_f16.c | 30 +- .../gcc.target/arm/mve/intrinsics/vrndnq_f32.c | 30 +- .../gcc.target/arm/mve/intrinsics/vrndnq_m_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndnq_m_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndnq_x_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndnq_x_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndpq_f16.c | 30 +- .../gcc.target/arm/mve/intrinsics/vrndpq_f32.c | 30 +- .../gcc.target/arm/mve/intrinsics/vrndpq_m_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndpq_m_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndpq_x_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndpq_x_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndq_f16.c | 30 +- .../gcc.target/arm/mve/intrinsics/vrndq_f32.c | 30 +- .../gcc.target/arm/mve/intrinsics/vrndq_m_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndq_m_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndq_x_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndq_x_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndxq_f16.c | 30 +- .../gcc.target/arm/mve/intrinsics/vrndxq_f32.c | 30 +- .../gcc.target/arm/mve/intrinsics/vrndxq_m_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndxq_m_f32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndxq_x_f16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vrndxq_x_f32.c | 33 +- .../arm/mve/intrinsics/vrshrnbq_m_n_s16.c | 34 +- .../arm/mve/intrinsics/vrshrnbq_m_n_s32.c | 34 +- .../arm/mve/intrinsics/vrshrnbq_m_n_u16.c | 34 +- .../arm/mve/intrinsics/vrshrnbq_m_n_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vrshrnbq_n_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrshrnbq_n_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrshrnbq_n_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrshrnbq_n_u32.c | 24 +- .../arm/mve/intrinsics/vrshrntq_m_n_s16.c | 34 +- .../arm/mve/intrinsics/vrshrntq_m_n_s32.c | 34 +- .../arm/mve/intrinsics/vrshrntq_m_n_u16.c | 34 +- .../arm/mve/intrinsics/vrshrntq_m_n_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vrshrntq_n_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrshrntq_n_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrshrntq_n_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrshrntq_n_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vrshrq_m_n_s16.c | 38 +- .../gcc.target/arm/mve/intrinsics/vrshrq_m_n_s32.c | 38 +- .../gcc.target/arm/mve/intrinsics/vrshrq_m_n_s8.c | 38 +- .../gcc.target/arm/mve/intrinsics/vrshrq_m_n_u16.c | 38 +- .../gcc.target/arm/mve/intrinsics/vrshrq_m_n_u32.c | 38 +- .../gcc.target/arm/mve/intrinsics/vrshrq_m_n_u8.c | 38 +- .../gcc.target/arm/mve/intrinsics/vrshrq_n_s16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vrshrq_n_s32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vrshrq_n_s8.c | 28 +- .../gcc.target/arm/mve/intrinsics/vrshrq_n_u16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vrshrq_n_u32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vrshrq_n_u8.c | 28 +- .../gcc.target/arm/mve/intrinsics/vrshrq_x_n_s16.c | 38 +- .../gcc.target/arm/mve/intrinsics/vrshrq_x_n_s32.c | 38 +- .../gcc.target/arm/mve/intrinsics/vrshrq_x_n_s8.c | 38 +- .../gcc.target/arm/mve/intrinsics/vrshrq_x_n_u16.c | 38 +- .../gcc.target/arm/mve/intrinsics/vrshrq_x_n_u32.c | 38 +- .../gcc.target/arm/mve/intrinsics/vrshrq_x_n_u8.c | 38 +- .../gcc.target/arm/mve/intrinsics/vsbciq_m_s32.c | 46 +- .../gcc.target/arm/mve/intrinsics/vsbciq_m_u32.c | 46 +- .../gcc.target/arm/mve/intrinsics/vsbciq_s32.c | 38 +- .../gcc.target/arm/mve/intrinsics/vsbciq_u32.c | 38 +- .../gcc.target/arm/mve/intrinsics/vsbcq_m_s32.c | 62 +- .../gcc.target/arm/mve/intrinsics/vsbcq_m_u32.c | 63 +- .../gcc.target/arm/mve/intrinsics/vsbcq_s32.c | 48 +- .../gcc.target/arm/mve/intrinsics/vsbcq_u32.c | 48 +- .../arm/mve/intrinsics/vsetq_lane_f16-1.c | 13 - .../arm/mve/intrinsics/vsetq_lane_f32-1.c | 13 - .../gcc.target/arm/mve/intrinsics/vshlcq_m_s16.c | 42 +- .../gcc.target/arm/mve/intrinsics/vshlcq_m_s32.c | 38 +- .../gcc.target/arm/mve/intrinsics/vshlcq_m_s8.c | 38 +- .../gcc.target/arm/mve/intrinsics/vshlcq_m_u16.c | 38 +- .../gcc.target/arm/mve/intrinsics/vshlcq_m_u32.c | 38 +- .../gcc.target/arm/mve/intrinsics/vshlcq_m_u8.c | 38 +- .../gcc.target/arm/mve/intrinsics/vshlcq_s16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshlcq_s32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshlcq_s8.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshlcq_u16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshlcq_u32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshlcq_u8.c | 28 +- .../arm/mve/intrinsics/vshllbq_m_n_s16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vshllbq_m_n_s8.c | 34 +- .../arm/mve/intrinsics/vshllbq_m_n_u16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vshllbq_m_n_u8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vshllbq_n_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshllbq_n_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshllbq_n_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshllbq_n_u8.c | 24 +- .../arm/mve/intrinsics/vshllbq_x_n_s16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshllbq_x_n_s8.c | 40 +- .../arm/mve/intrinsics/vshllbq_x_n_u16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshllbq_x_n_u8.c | 40 +- .../arm/mve/intrinsics/vshlltq_m_n_s16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vshlltq_m_n_s8.c | 34 +- .../arm/mve/intrinsics/vshlltq_m_n_u16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vshlltq_m_n_u8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vshlltq_n_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlltq_n_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlltq_n_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlltq_n_u8.c | 24 +- .../arm/mve/intrinsics/vshlltq_x_n_s16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshlltq_x_n_s8.c | 40 +- .../arm/mve/intrinsics/vshlltq_x_n_u16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshlltq_x_n_u8.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshlq_m_n_s16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vshlq_m_n_s32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vshlq_m_n_s8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vshlq_m_n_u16.c | 34 +- .../gcc.target/arm/mve/intrinsics/vshlq_m_n_u32.c | 34 +- .../gcc.target/arm/mve/intrinsics/vshlq_m_n_u8.c | 34 +- .../gcc.target/arm/mve/intrinsics/vshlq_m_r_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vshlq_m_r_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vshlq_m_r_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vshlq_m_r_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vshlq_m_r_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vshlq_m_r_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vshlq_m_s16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vshlq_m_s32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vshlq_m_s8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vshlq_m_u16.c | 33 +- .../gcc.target/arm/mve/intrinsics/vshlq_m_u32.c | 33 +- .../gcc.target/arm/mve/intrinsics/vshlq_m_u8.c | 33 +- .../gcc.target/arm/mve/intrinsics/vshlq_n_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlq_n_s32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshlq_n_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlq_n_u16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshlq_n_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlq_n_u8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlq_r_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlq_r_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlq_r_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlq_r_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlq_r_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlq_r_u8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlq_s16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlq_s32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlq_s8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlq_u16.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlq_u32.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlq_u8.c | 24 +- .../gcc.target/arm/mve/intrinsics/vshlq_x_n_s16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshlq_x_n_s32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshlq_x_n_s8.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshlq_x_n_u16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshlq_x_n_u32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshlq_x_n_u8.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshlq_x_s16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshlq_x_s32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshlq_x_s8.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshlq_x_u16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshlq_x_u32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshlq_x_u8.c | 40 +- .../arm/mve/intrinsics/vshrnbq_m_n_s16.c | 38 +- .../arm/mve/intrinsics/vshrnbq_m_n_s32.c | 38 +- .../arm/mve/intrinsics/vshrnbq_m_n_u16.c | 38 +- .../arm/mve/intrinsics/vshrnbq_m_n_u32.c | 38 +- .../gcc.target/arm/mve/intrinsics/vshrnbq_n_s16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshrnbq_n_s32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshrnbq_n_u16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshrnbq_n_u32.c | 28 +- .../arm/mve/intrinsics/vshrntq_m_n_s16.c | 38 +- .../arm/mve/intrinsics/vshrntq_m_n_s32.c | 38 +- .../arm/mve/intrinsics/vshrntq_m_n_u16.c | 38 +- .../arm/mve/intrinsics/vshrntq_m_n_u32.c | 38 +- .../gcc.target/arm/mve/intrinsics/vshrntq_n_s16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshrntq_n_s32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshrntq_n_u16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshrntq_n_u32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshrq_m_n_s16.c | 38 +- .../gcc.target/arm/mve/intrinsics/vshrq_m_n_s32.c | 38 +- .../gcc.target/arm/mve/intrinsics/vshrq_m_n_s8.c | 38 +- .../gcc.target/arm/mve/intrinsics/vshrq_m_n_u16.c | 38 +- .../gcc.target/arm/mve/intrinsics/vshrq_m_n_u32.c | 38 +- .../gcc.target/arm/mve/intrinsics/vshrq_m_n_u8.c | 38 +- .../gcc.target/arm/mve/intrinsics/vshrq_n_s16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshrq_n_s32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshrq_n_s8.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshrq_n_u16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshrq_n_u32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshrq_n_u8.c | 28 +- .../gcc.target/arm/mve/intrinsics/vshrq_x_n_s16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshrq_x_n_s32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshrq_x_n_s8.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshrq_x_n_u16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vshrq_x_n_u8.c | 40 +- .../gcc.target/arm/mve/intrinsics/vsliq_m_n_s16.c | 38 +- .../gcc.target/arm/mve/intrinsics/vsliq_m_n_s32.c | 38 +- .../gcc.target/arm/mve/intrinsics/vsliq_m_n_s8.c | 38 +- .../gcc.target/arm/mve/intrinsics/vsliq_m_n_u16.c | 38 +- .../gcc.target/arm/mve/intrinsics/vsliq_m_n_u32.c | 38 +- .../gcc.target/arm/mve/intrinsics/vsliq_m_n_u8.c | 38 +- .../gcc.target/arm/mve/intrinsics/vsliq_n_s16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vsliq_n_s32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vsliq_n_s8.c | 28 +- .../gcc.target/arm/mve/intrinsics/vsliq_n_u16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vsliq_n_u32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vsliq_n_u8.c | 28 +- .../gcc.target/arm/mve/intrinsics/vsriq_m_n_s16.c | 37 +- .../gcc.target/arm/mve/intrinsics/vsriq_m_n_s32.c | 37 +- .../gcc.target/arm/mve/intrinsics/vsriq_m_n_s8.c | 37 +- .../gcc.target/arm/mve/intrinsics/vsriq_m_n_u16.c | 37 +- .../gcc.target/arm/mve/intrinsics/vsriq_m_n_u32.c | 37 +- .../gcc.target/arm/mve/intrinsics/vsriq_m_n_u8.c | 37 +- .../gcc.target/arm/mve/intrinsics/vsriq_n_s16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vsriq_n_s32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vsriq_n_s8.c | 28 +- .../gcc.target/arm/mve/intrinsics/vsriq_n_u16.c | 28 +- .../gcc.target/arm/mve/intrinsics/vsriq_n_u32.c | 28 +- .../gcc.target/arm/mve/intrinsics/vsriq_n_u8.c | 28 +- .../gcc.target/arm/mve/intrinsics/vst1q_f16.c | 36 +- .../gcc.target/arm/mve/intrinsics/vst1q_f32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vst1q_p_f16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vst1q_p_f32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vst1q_p_s16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vst1q_p_s32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vst1q_p_s8.c | 40 +- .../gcc.target/arm/mve/intrinsics/vst1q_p_u16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vst1q_p_u32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vst1q_p_u8.c | 40 +- .../gcc.target/arm/mve/intrinsics/vst1q_s16.c | 36 +- .../gcc.target/arm/mve/intrinsics/vst1q_s32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vst1q_s8.c | 36 +- .../gcc.target/arm/mve/intrinsics/vst1q_u16.c | 36 +- .../gcc.target/arm/mve/intrinsics/vst1q_u32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vst1q_u8.c | 36 +- .../gcc.target/arm/mve/intrinsics/vst2q_f16.c | 37 +- .../gcc.target/arm/mve/intrinsics/vst2q_f32.c | 37 +- .../gcc.target/arm/mve/intrinsics/vst2q_s16.c | 37 +- .../gcc.target/arm/mve/intrinsics/vst2q_s32.c | 37 +- .../gcc.target/arm/mve/intrinsics/vst2q_s8.c | 37 +- .../gcc.target/arm/mve/intrinsics/vst2q_u16.c | 37 +- .../gcc.target/arm/mve/intrinsics/vst2q_u32.c | 37 +- .../gcc.target/arm/mve/intrinsics/vst2q_u8.c | 37 +- .../gcc.target/arm/mve/intrinsics/vst4q_f16.c | 50 +- .../gcc.target/arm/mve/intrinsics/vst4q_f32.c | 50 +- .../gcc.target/arm/mve/intrinsics/vst4q_s16.c | 50 +- .../gcc.target/arm/mve/intrinsics/vst4q_s32.c | 50 +- .../gcc.target/arm/mve/intrinsics/vst4q_s8.c | 50 +- .../gcc.target/arm/mve/intrinsics/vst4q_u16.c | 50 +- .../gcc.target/arm/mve/intrinsics/vst4q_u32.c | 50 +- .../gcc.target/arm/mve/intrinsics/vst4q_u8.c | 50 +- .../gcc.target/arm/mve/intrinsics/vstrbq_p_s16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vstrbq_p_s32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vstrbq_p_s8.c | 40 +- .../gcc.target/arm/mve/intrinsics/vstrbq_p_u16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vstrbq_p_u32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vstrbq_p_u8.c | 40 +- .../gcc.target/arm/mve/intrinsics/vstrbq_s16.c | 32 +- .../gcc.target/arm/mve/intrinsics/vstrbq_s32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vstrbq_s8.c | 32 +- .../mve/intrinsics/vstrbq_scatter_offset_p_s16.c | 40 +- .../mve/intrinsics/vstrbq_scatter_offset_p_s32.c | 40 +- .../mve/intrinsics/vstrbq_scatter_offset_p_s8.c | 40 +- .../mve/intrinsics/vstrbq_scatter_offset_p_u16.c | 40 +- .../mve/intrinsics/vstrbq_scatter_offset_p_u32.c | 40 +- .../mve/intrinsics/vstrbq_scatter_offset_p_u8.c | 40 +- .../arm/mve/intrinsics/vstrbq_scatter_offset_s16.c | 32 +- .../arm/mve/intrinsics/vstrbq_scatter_offset_s32.c | 32 +- .../arm/mve/intrinsics/vstrbq_scatter_offset_s8.c | 32 +- .../arm/mve/intrinsics/vstrbq_scatter_offset_u16.c | 32 +- .../arm/mve/intrinsics/vstrbq_scatter_offset_u32.c | 32 +- .../arm/mve/intrinsics/vstrbq_scatter_offset_u8.c | 32 +- .../gcc.target/arm/mve/intrinsics/vstrbq_u16.c | 32 +- .../gcc.target/arm/mve/intrinsics/vstrbq_u32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vstrbq_u8.c | 32 +- .../arm/mve/intrinsics/vstrdq_scatter_base_p_s64.c | 40 +- .../arm/mve/intrinsics/vstrdq_scatter_base_p_u64.c | 40 +- .../arm/mve/intrinsics/vstrdq_scatter_base_s64.c | 32 +- .../arm/mve/intrinsics/vstrdq_scatter_base_u64.c | 32 +- .../mve/intrinsics/vstrdq_scatter_base_wb_p_s64.c | 40 +- .../mve/intrinsics/vstrdq_scatter_base_wb_p_u64.c | 40 +- .../mve/intrinsics/vstrdq_scatter_base_wb_s64.c | 32 +- .../mve/intrinsics/vstrdq_scatter_base_wb_u64.c | 32 +- .../mve/intrinsics/vstrdq_scatter_offset_p_s64.c | 40 +- .../mve/intrinsics/vstrdq_scatter_offset_p_u64.c | 40 +- .../arm/mve/intrinsics/vstrdq_scatter_offset_s64.c | 32 +- .../arm/mve/intrinsics/vstrdq_scatter_offset_u64.c | 32 +- .../vstrdq_scatter_shifted_offset_p_s64.c | 40 +- .../vstrdq_scatter_shifted_offset_p_u64.c | 40 +- .../intrinsics/vstrdq_scatter_shifted_offset_s64.c | 32 +- .../intrinsics/vstrdq_scatter_shifted_offset_u64.c | 32 +- .../gcc.target/arm/mve/intrinsics/vstrhq_f16.c | 32 +- .../gcc.target/arm/mve/intrinsics/vstrhq_p_f16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vstrhq_p_s16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vstrhq_p_s32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vstrhq_p_u16.c | 40 +- .../gcc.target/arm/mve/intrinsics/vstrhq_p_u32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vstrhq_s16.c | 32 +- .../gcc.target/arm/mve/intrinsics/vstrhq_s32.c | 32 +- .../arm/mve/intrinsics/vstrhq_scatter_offset_f16.c | 32 +- .../mve/intrinsics/vstrhq_scatter_offset_p_f16.c | 40 +- .../mve/intrinsics/vstrhq_scatter_offset_p_s16.c | 40 +- .../mve/intrinsics/vstrhq_scatter_offset_p_s32.c | 40 +- .../mve/intrinsics/vstrhq_scatter_offset_p_u16.c | 40 +- .../mve/intrinsics/vstrhq_scatter_offset_p_u32.c | 40 +- .../arm/mve/intrinsics/vstrhq_scatter_offset_s16.c | 32 +- .../arm/mve/intrinsics/vstrhq_scatter_offset_s32.c | 32 +- .../arm/mve/intrinsics/vstrhq_scatter_offset_u16.c | 32 +- .../arm/mve/intrinsics/vstrhq_scatter_offset_u32.c | 32 +- .../intrinsics/vstrhq_scatter_shifted_offset_f16.c | 32 +- .../vstrhq_scatter_shifted_offset_p_f16.c | 40 +- .../vstrhq_scatter_shifted_offset_p_s16.c | 40 +- .../vstrhq_scatter_shifted_offset_p_s32.c | 40 +- .../vstrhq_scatter_shifted_offset_p_u16.c | 40 +- .../vstrhq_scatter_shifted_offset_p_u32.c | 40 +- .../intrinsics/vstrhq_scatter_shifted_offset_s16.c | 32 +- .../intrinsics/vstrhq_scatter_shifted_offset_s32.c | 32 +- .../intrinsics/vstrhq_scatter_shifted_offset_u16.c | 32 +- .../intrinsics/vstrhq_scatter_shifted_offset_u32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vstrhq_u16.c | 32 +- .../gcc.target/arm/mve/intrinsics/vstrhq_u32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vstrwq_f32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vstrwq_p_f32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vstrwq_p_s32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vstrwq_p_u32.c | 40 +- .../gcc.target/arm/mve/intrinsics/vstrwq_s32.c | 32 +- .../arm/mve/intrinsics/vstrwq_scatter_base_f32.c | 28 +- .../arm/mve/intrinsics/vstrwq_scatter_base_p_f32.c | 36 +- .../arm/mve/intrinsics/vstrwq_scatter_base_p_s32.c | 36 +- .../arm/mve/intrinsics/vstrwq_scatter_base_p_u32.c | 36 +- .../arm/mve/intrinsics/vstrwq_scatter_base_s32.c | 28 +- .../arm/mve/intrinsics/vstrwq_scatter_base_u32.c | 28 +- .../mve/intrinsics/vstrwq_scatter_base_wb_f32.c | 32 +- .../mve/intrinsics/vstrwq_scatter_base_wb_p_f32.c | 40 +- .../mve/intrinsics/vstrwq_scatter_base_wb_p_s32.c | 40 +- .../mve/intrinsics/vstrwq_scatter_base_wb_p_u32.c | 40 +- .../mve/intrinsics/vstrwq_scatter_base_wb_s32.c | 32 +- .../mve/intrinsics/vstrwq_scatter_base_wb_u32.c | 32 +- .../arm/mve/intrinsics/vstrwq_scatter_offset_f32.c | 32 +- .../mve/intrinsics/vstrwq_scatter_offset_p_f32.c | 40 +- .../mve/intrinsics/vstrwq_scatter_offset_p_s32.c | 40 +- .../mve/intrinsics/vstrwq_scatter_offset_p_u32.c | 40 +- .../arm/mve/intrinsics/vstrwq_scatter_offset_s32.c | 32 +- .../arm/mve/intrinsics/vstrwq_scatter_offset_u32.c | 32 +- .../intrinsics/vstrwq_scatter_shifted_offset_f32.c | 32 +- .../vstrwq_scatter_shifted_offset_p_f32.c | 40 +- .../vstrwq_scatter_shifted_offset_p_s32.c | 40 +- .../vstrwq_scatter_shifted_offset_p_u32.c | 40 +- .../intrinsics/vstrwq_scatter_shifted_offset_s32.c | 32 +- .../intrinsics/vstrwq_scatter_shifted_offset_u32.c | 32 +- .../gcc.target/arm/mve/intrinsics/vstrwq_u32.c | 32 +- .../arm/mve/intrinsics/vsubq_m_n_f16-1.c | 12 - .../arm/mve/intrinsics/vsubq_m_n_f32-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vsubq_n_f16-1.c | 12 - .../gcc.target/arm/mve/intrinsics/vsubq_n_f32-1.c | 12 - .../arm/mve/intrinsics/vsubq_x_n_f16-1.c | 13 - .../arm/mve/intrinsics/vsubq_x_n_f32-1.c | 13 - .../vdupq_n_s32.c => mve_const_shifts.c} | 29 +- .../arm/mve/mve_vadcq_vsbcq_fpscr_overwrite.c | 67 ++ gcc/testsuite/gcc.target/arm/mve/pr108177-1.c | 4 +- gcc/testsuite/gcc.target/arm/mve/pr108177-10.c | 4 +- gcc/testsuite/gcc.target/arm/mve/pr108177-11.c | 4 +- gcc/testsuite/gcc.target/arm/mve/pr108177-12.c | 4 +- gcc/testsuite/gcc.target/arm/mve/pr108177-13-run.c | 2 +- gcc/testsuite/gcc.target/arm/mve/pr108177-13.c | 4 +- gcc/testsuite/gcc.target/arm/mve/pr108177-14-run.c | 2 +- gcc/testsuite/gcc.target/arm/mve/pr108177-14.c | 4 +- gcc/testsuite/gcc.target/arm/mve/pr108177-2.c | 4 +- gcc/testsuite/gcc.target/arm/mve/pr108177-3.c | 4 +- gcc/testsuite/gcc.target/arm/mve/pr108177-4.c | 4 +- gcc/testsuite/gcc.target/arm/mve/pr108177-5.c | 4 +- gcc/testsuite/gcc.target/arm/mve/pr108177-6.c | 4 +- gcc/testsuite/gcc.target/arm/mve/pr108177-7.c | 4 +- gcc/testsuite/gcc.target/arm/mve/pr108177-8.c | 4 +- gcc/testsuite/gcc.target/arm/mve/pr108177-9.c | 4 +- 1474 files changed, 34149 insertions(+), 7249 deletions(-) delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_fp_vaddq_n.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vaddq_m.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vaddq_n.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vddupq_m_n_u16.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vddupq_m_n_u32.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vddupq_m_n_u8.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vddupq_n_u16.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vddupq_n_u32.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vddupq_n_u8.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vddupq_x_n_u16.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vddupq_x_n_u32.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vddupq_x_n_u8.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vdwdupq_x_n_u16.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vdwdupq_x_n_u32.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vdwdupq_x_n_u8.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vidupq_m_n_u16.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vidupq_m_n_u32.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vidupq_m_n_u8.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vidupq_n_u16.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vidupq_n_u32.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vidupq_n_u8.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vidupq_x_n_u16.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vidupq_x_n_u32.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vidupq_x_n_u8.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_viwdupq_x_n_u16.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_viwdupq_x_n_u32.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_viwdupq_x_n_u8.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrdq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrdq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrdq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrdq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrdq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrdq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrdq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrdq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrhq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrwq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrwq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrwq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrwq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrwq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrwq_gather_o [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrwq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrwq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrwq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrwq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrwq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vldrwq_gather_s [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vstore_scatter_ [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/mve_vstore_scatter_ [...] delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vaddq_m_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vaddq_m_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vaddq_x_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vaddq_x_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_m_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_m_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpeqq_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgeq_m_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgeq_m_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgeq_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgeq_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgtq_m_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgtq_m_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgtq_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpgtq_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpleq_m_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpleq_m_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpleq_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpleq_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpltq_m_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpltq_m_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpltq_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpltq_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_m_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_m_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vcmpneq_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vfmaq_m_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vfmaq_m_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vfmaq_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vfmaq_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vfmasq_m_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vfmasq_m_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vfmasq_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vfmasq_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vmaxnmavq_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vmaxnmavq_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vmaxnmavq_p_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vmaxnmavq_p_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vmaxnmvq_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vmaxnmvq_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vmaxnmvq_p_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vmaxnmvq_p_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vminnmavq_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vminnmavq_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vminnmavq_p_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vminnmavq_p_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vminnmvq_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vminnmvq_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vminnmvq_p_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vminnmvq_p_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vmulq_m_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vmulq_m_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vmulq_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vmulq_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vmulq_x_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vmulq_x_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vsetq_lane_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vsetq_lane_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vsubq_m_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vsubq_m_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vsubq_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vsubq_n_f32-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vsubq_x_n_f16-1.c delete mode 100644 gcc/testsuite/gcc.target/arm/mve/intrinsics/vsubq_x_n_f32-1.c copy gcc/testsuite/gcc.target/arm/mve/{intrinsics/vdupq_n_s32.c => mve_const_shift [...] create mode 100644 gcc/testsuite/gcc.target/arm/mve/mve_vadcq_vsbcq_fpscr_overwrite.c