On Thu, 9 Sep 2021 01:14:36 +0200 Andrew Lunn wrote:
As you said, pin -> ref mapping is board specific, so the API should not assume knowledge of routing between Port and ECC.
That information will probably end up in device tree. And X different implementations of ACPI, unless somebody puts there foot down and stops the snow flakes.
Imagine a system with two cascaded switch ASICs and a bunch of PHYs. How do you express that by pure extensions to the proposed API?
Device tree is good at that. ACPI might eventually catch up.
I could well be wrong but some of those connectors could well be just SMAs on the back plate, no? User could cable those up to their heart content.
https://engineering.fb.com/2021/08/11/open-source/time-appliance/
How complex a setup do we actually expect? Can there be multiple disjoint SyncE trees within an Ethernet switch cluster? Or would it be reasonable to say all you need to configure is the clock source, and all other ports of the switches are slaves if SyncE is enabled for the port? I've never see any SOHO switch hardware which allows you to have disjoint PTP trees, so it does not sound too unreasonable to only allow a single SyncE tree per switch cluster.
Not sure. I get the (perhaps unfounded) feeling that just forwarding the clock from one port to the rest is simpler. Maciej cares primarily about exposing the clock to other non-Ethernet things, the device would be an endpoint here, using the clock for LTE or whatnot.
Also, if you are cascading switches, you generally don't put PHYs in the middle, you just connect the SERDES lanes together.
My concern was a case where PHY connected to one switch exposes the refclock on an aux pin which is then muxed to more than one switch ASIC. IOW the "source port" is not actually under the same switch.
Again, IDK if that's realistic.